首页> 美国政府科技报告 >Exploiting Instruction Level Parallelism in Geometry Processing for Three Dimensional Graphics Applications
【24h】

Exploiting Instruction Level Parallelism in Geometry Processing for Three Dimensional Graphics Applications

机译:利用三维图形应用的几何处理中的指令级并行

获取原文

摘要

Three-dimensional (3D) graphics applications have become very important workloads running on today's computer systems. A cost-effective graphics solution is to perform geometry processing of 3D graphics on the host CPU and have specialized hardware handle the rendering task. In this paper, the authors analyze microarchitecture and SIMD instruction set enhancements to a RISC superscalar processor for exploiting instruction-level parallelism (ILP) in geometry processing for 3D computer graphics. The results show that 3D geometry processing has inherent parallelism. When ignoring cycle time effects, an 8-issue processor can achieve up to 60% performance improvement over a 4- issue. However, certain application attributes can hinder the exploitation of ILP on a superscalar processor. Adding SIMD operations improves performance from 8% to 28% on a 4-issue processor that can issue at most 2 floating-point operations. If processor cycle time scales with the number of ports to the register file, doubling only the floating-point issue width of a 4-issue processor with SIMD instructions gives the best performance among the architecture configurations that the authors examine. The most aggressive configuration is an 8-issue processor with SIMD instructions.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号