首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A charge transfer-based high performance, ultra-low power CMOS charge pump for PLLs
【24h】

A charge transfer-based high performance, ultra-low power CMOS charge pump for PLLs

机译:基于电荷转移的高性能,超低功耗CMOS电荷泵,用于PLL

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a novel high performance, ultra-low power scalable CMOS charge pump (CP) design for analog phase-locked loops (PLLs) fabricated in all-digital nanoscale IC processes. The compact CP circuit uses four minimally-sized transistor switches and a relatively small capacitor for transferring charge within the PLL to adjust the voltage controlled oscillator frequency in the PLL control loop. Unlike the state of the art designs, the proposed CP topology does not use current mirrors, nor does it suffer from traditional mismatch errors due to its unique structure. Additionally, this charge transfer-based CP has the ability to operate at very low supply voltages well below 1 V. The fast switching action of the proposed CP allows for the use of a no-added delay D-flip flop-based phase-frequency detector resulting in a reduced PLL control loop delay and very low reference spurs in the overall PLL design. The proposed CP has been placed in a 0.5-10 GHz PLL, fabricated, and physically tested in an all-digital 40 nm TSMC CMOS process. Additionally, post-silicon measurements of the CP circuit have been completed with a variable 0.2-1.2 V supply and a 50 MHz-1 GHz reference frequency. The proposed CP has an active area of 0.0004 mm(2), consumes on average 250 pW power, and has a 0.1A degrees-0.3A degrees phase error, dependent on the PLL frequency of operation.
机译:本文提出了一种新颖的高性能,超低功耗可扩展CMOS电荷泵(CP)设计,用于采用全数字纳米级IC工艺制造的模拟锁相环(PLL)。紧凑的CP电路使用四个最小尺寸的晶体管开关和一个相对较小的电容器来在PLL内传输电荷,以调节PLL控制环路中压控振荡器的频率。与现有技术的设计不同,所提出的CP拓扑结构不使用电流镜,也不因其独特的结构而遭受传统的失配误差。此外,该基于电荷转移的CP能够在远低于1 V的极低电源电压下工作。所提议CP的快速开关动作允许使用无相加延迟D触发器为基础的相频在整个PLL设计中,检波器可减少PLL控制环路的延迟,并降低参考杂散。拟议中的CP已放置在0.5-10 GHz PLL中,并在全数字40 nm TSMC CMOS工艺中进行了物理测试。此外,使用可变的0.2-1.2 V电源和50 MHz-1 GHz的参考频率完成了CP电路的硅后测量。所提议的CP的有效面积为0.0004 mm(2),平均消耗250 pW的功率,并且具有0.1A度至0.3A度的相位误差,具体取决于PLL的工作频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号