...
首页> 外文期刊>電子情報通信学会技術研究報告. フォ-ルトトレラントシステム >A new differential high speed CMOS logic circuit technology ASDL
【24h】

A new differential high speed CMOS logic circuit technology ASDL

机译:一种新的差分高速CMOS逻辑电路技术ASDL

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A new CMOS logic circuit technology ASDL (Asymmetric Slope Differential Logic) is proposed, which is targeting two-fold speed up of conventional CMOS. ASDL handles differential signal inputs and outputs, and has a special feature of asymmetric signal transition delay of fast signal rising and slow falling, which enables very high speed signal rising propagation. ASDDL (Asymmetric Slope Differential Dynamic Logic) is a variant of ASDL and has a unique feature of "clockless dynamic logic" for higher speed operation. A 16-bit multiplier has been designed in ASDDL for 1.8 μm process and 1.8V operation. Operation time were measured in circuit simulations. An ASDDL full adder shows 55% signal delay of that of CMOS full adder. Operation time of the ASDDL 16-bit multiplier is 2.15n5, which is 66% of that of CMOS multiplier.
机译:提出了一种新的CMOS逻辑电路技术ASDL(非对称斜率差分逻辑),其瞄准传统CMOS的两倍加速。 ASDL处理差分信号输入和输出,并且具有快速信号上升和慢速下降的不对称信号过渡延迟的特点,这使得能够高速信号上升传播。 ASDDL(非对称斜率差分动态逻辑)是ASDL的变型,具有“无线电动态逻辑”的独特功能,可用于更高的速度操作。 ASDDL设计了16位倍增器,用于1.8μm工艺和1.8V操作。 在电路模拟中测量操作时间。 ASDDL完整加法器显示CMOS完整加法器的55%信号延迟。 ASDDL 16位乘法器的操作时间为2.15n5,其中CMOS乘法器的66%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号