...
首页> 外文期刊>Russian Microelectronics >Extracting a Logic Gate Network from a Transistor-Level CMOS Circuit
【24h】

Extracting a Logic Gate Network from a Transistor-Level CMOS Circuit

机译:从晶体管级CMOS电路提取逻辑门网络

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we address the problem of converting a flat CMOS circuit of transistors in the SPICE format into a hierarchical circuit of CMOS gates in the same format. This problem arises in the process of layout versus schematic (LVS) verification, as well as when reengineering integrated circuits. A method for recognizing subcircuits (CMOS gates) is described. The method is implemented as a C++program; it recognizes subcircuits that are described by the same logic functions but are not isomorphic at the transistor level as different ones. This provides the isomorphism of the original and decompiled circuits.
机译:在本文中,我们以相同的格式解决了在CMOS门的分层电路中转换了香料格式的晶体管的扁平CMOS电路的问题。 在布局与原理图(LVS)验证的过程中出现此问题,以及在再造集成电路时。 描述了一种用于识别子公司(CMOS门)的方法。 该方法实现为C ++程序; 它识别出由相同逻辑功能描述的子曲线,但在晶体管电平的情况下不是不同的晶体管。 这提供了原始和反编译电路的同构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号