首页> 外文期刊>ACM Journal on Emerging Technologies in Computing Systems >Delay/Power Modeling and Optimization of FinFET Circuit Modules under PVT Variations: Observing the Trends between the 22nm and 14nm Technology Nodes
【24h】

Delay/Power Modeling and Optimization of FinFET Circuit Modules under PVT Variations: Observing the Trends between the 22nm and 14nm Technology Nodes

机译:PVT变化下的FinFET电路模块的延迟/功率建模和优化:观察22nm和14nm技术节点之间的趋势

获取原文
获取原文并翻译 | 示例
           

摘要

The semiconductor industry hasmoved to FinFETs because of their superior ability to mitigate short-channel effects relative to CMOS. Thus, good FinFET delay and power models are urgently needed to facilitate FinFET IC design at the upcoming technology nodes. Another urgent problem that needs to be addressed with continued technology scaling is how to analyze circuit performance and power consumption under process, voltage, and temperature (PVT) variations. Such variations arise due to limitations of lithography that lead to variations in the physical dimensions of the device or due to environmental variations. In this article, we propose a delay/power modeling framework for analysis of FinFET logic circuits under PVT variations. We present models for FinFET logic gates and three FinFET SRAM cells. We use GenFin, which is a genetic algorithm based statistical circuit-level delay/power optimizer, to produce the models for functional units (FUs) employed in a processor. We compare the impact of PVT variations at the 22nm and 14nm FinFET technology nodes. We evaluate cache performance for various cache capacities and temperatures as well as that of FUs. Our device simulation results show that the 3 sigma/mu spread for 14nm circuits is, on average, 38.5% higher in dynamic power and 21.4% higher in logarithm of leakage power relative to 22nm FinFET circuits. However, the delay spread depends on the circuit.
机译:半导体行业已经转向FinFET,因为它们具有相对于CMOS减轻短沟道效应的出色能力。因此,迫切需要良好的FinFET延迟和功率模型,以促进即将到来的技术节点上的FinFET IC设计。持续的技术扩展需要解决的另一个紧迫问题是如何分析工艺,电压和温度(PVT)变化下的电路性能和功耗。这种变化是由于光刻的局限性而引起的,该光刻技术导致了器件的物理尺寸的变化,或者是由于环境的变化。在本文中,我们提出了一个延迟/功率建模框架,用于分析PVT变化下的FinFET逻辑电路。我们介绍了FinFET逻辑门和三个FinFET SRAM单元的模型。我们使用GenFin(这是一种基于遗传算法的统计电路级延迟/功率优化器)来生成处理器中使用的功能单元(FU)的模型。我们比较了22nm和14nm FinFET技术节点上PVT变化的影响。我们评估各种缓存容量和温度以及FU的缓存性能。我们的器件仿真结果表明,相对于22nm FinFET电路,14nm电路的3 sigma / mu扩展平均动态功耗高38.5%,泄漏对数平均高21.4%。但是,延迟扩展取决于电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号