...
首页> 外文期刊>Computers and Electrical Engineering >A new construction adder based on Chinese abacus algorithm
【24h】

A new construction adder based on Chinese abacus algorithm

机译:基于中文算盘算法的新型建筑加法器

获取原文
获取原文并翻译 | 示例
           

摘要

A new construction adder based on Chinese abacus algorithm is presented in this paper. There are two kinds of beads used in this construction. Each column element has three higher beads with a weight of four and three lower beads with a weight of one. The proposed 32-bit adder contains eight column elements. The construction was simulated by the technology of TSMC 0.18 μm CMOS process. Layout was also made by the same technology. The maximum delay of the 32-bit abacus adder is 0.91 ns and 14% less than that of Carry Look-ahead Adders for 0.18 μm technology. The power consumption of the abacus adder is 3.1 mW and 28% less than that of Carry Look-ahead Adders for 0.18 μm technology. Recent researches are compared with the proposed adder. The construction was also simulated by Predictive Technology Model. The PTM results also presented. The use of Chinese abacus approach offers a competitive technique with respect to other adders.
机译:提出了一种基于中文算盘算法的构造加法器。在这种构造中使用两种珠子。每个列元素具有三个权重为4的较高的珠子和三个权重为1的较低的珠子。建议的32位加法器包含八个列元素。采用台积电0.18μmCMOS工艺对结构进行了仿真。布局也是用相同的技术制作的。 32位算盘加法器的最大延迟为0.91 ns,比0.18μm技术的进位超前加法器的延迟低14%。算盘加法器的功耗为3.1 mW,比采用0.18μm技术的便携式超前加法器的功耗低28%。最近的研究与提出的加法器进行了比较。还通过预测技术模型对构造进行了模拟。还显示了PTM结果。使用中国算盘方法相对于其他加法器提供了一种竞争技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号