...
首页> 外文期刊>Microprocessors and microsystems >Low power approximate adder based repetitive iteration cord (LP-ARICO) algorithm for high-speed applications
【24h】

Low power approximate adder based repetitive iteration cord (LP-ARICO) algorithm for high-speed applications

机译:基于低功耗近似加法器的重复迭代线(LP-ARICO)高速应用算法

获取原文
获取原文并翻译 | 示例

摘要

In the most recent decade, the CORDIC calculation has drawn wide consideration from the industry and scholarly community for different applications, for example, DSP, SDR, bio-signal processing, Machine Learning, and communication systems, etc. This approach is an iterative calculation, and it involves effortless shift-add tasks, for logic cell utilization of fundamental, rudimentary capacities, present large calculations, and requires huge power. The key prospects for achieving overall output at a faster rate, less power, and minimal area is to modify the adder used. In this paper, the significance of low power Approximate Adder based Repetitive Iteration CORDIC (LP-ARICO) technique that obtains sine/cosine value. The algorithmic quality decreases system, which prompts a decrease in implementation difficulty through misusing the importance. This modifies be actualized in favor of the decrease in power utilization and area effective plan for the iterative procedure. The proposed LP-ARICO architecture achieves higher throughput and decreases idleness. The obtained results show that the proposed system accomplishes delay, power, and area reduction of 45.13%, 4.02%, and 31.12% individually beyond the other techniques at the expense of a 5.3% increase in throughput.
机译:在最近的十年中,CORDIC计算已经从工业和学术界广泛考虑到不同的应用,例如DSP,SDR,生物信号处理,机器学习和通信系统等。这种方法是迭代计算,并且它涉及轻松的转移 - 增加任务,用于逻辑电池利用基本,基本的能力,目前大的计算,需要巨大的力量。以更快的速率,更小的电源和最小区域实现整体输出的关键前景是修改所使用的加法器。本文在获得正弦/余弦值的基于低功率近似加法器的重复迭代串的重要性。算法质量减少系统,通过滥用重要性,提示实施难度降低。这种改变的实现有利于减少电力利用率和区域有效计划的迭代程序。所提出的LP-ARICO架构实现了更高的吞吐量并降低了闲置。得到的结果表明,该系统的延迟,力量和面积减少45.13%,4.02%,31.12%,以牺牲吞吐量增加5.3%。

著录项

  • 来源
    《Microprocessors and microsystems 》 |2020年第10期| 103260.1-103260.10| 共10页
  • 作者单位

    Anjalai Ammal Mahalingam Engn Coll Dept Elect & Commun Engn Thiruvarur 614403 Tamil Nadu India;

    Rajalakshmi Engn Coll Dept Elect & Commun Engn Chennai 602105 Tamil Nadu India;

    Rajalakshmi Engn Coll Dept Elect & Commun Engn Chennai 602105 Tamil Nadu India;

    Anna Univ Dept Elect & Commun Engn Univ Coll Engn BIT Campus Tiruchirappalli 620024 Tamil Nadu India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Lp-arico; Micro-rotation; Scaling-factor; CSLA;

    机译:LP-ARICO;微旋转;缩放因子;CSLA;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号