...
首页> 外文期刊>Computers and Electrical Engineering >Multiplexed stego path on. reconfigurable hardware: A novel random approach
【24h】

Multiplexed stego path on. reconfigurable hardware: A novel random approach

机译:多重Stego路径。可重构硬件:一种新颖的随机方法

获取原文
获取原文并翻译 | 示例
           

摘要

Information security, though having different areas of interest, is fairly specific and confined to secure digital data transmission. Currently, there are many data security techniques addressing various aspects of secured information sharing. Amongst those, one that is sufficiently epic, successful and challenging is steganography. This paper proposes a robust adaptive image steganography scheme titled the adaptive random inverted key LSB substitution technique, which combines steganography and cryptography to enhance the security of confidential data and imperceptibility of the stego object. FPGA implementation of the steganography technique provides massively parallel operations, perfect shielding against infectious attacks and ease of embedding as a low-power hardware accelerator in mobile computing systems. Hence, the proposed algorithm is implemented on a Cyclone II FPGA. The synthesized result demonstrates that the FPGA architecture yields a throughput of 441.38 Mbps for data embedding and 914.29 Mbps for data extraction. (C) 2016 Elsevier Ltd. All rights reserved.
机译:信息安全尽管具有不同的关注领域,但却相当具体,并且仅限于确保数字数据传输的安全。当前,存在许多解决安全信息共享的各个方面的数据安全技术。其中,隐写术是一种史诗般,成功且具有挑战性的作品。本文提出了一种鲁棒的自适应图像隐写术方案,称为自适应随机倒置密钥LSB替换技术,该方案结合了隐写术和加密技术,以增强机密数据的安全性和隐身对象的隐身性。隐写技术的FPGA实现提供了大规模的并行操作,完美地屏蔽了传染性攻击,并易于嵌入为移动计算系统中的低功耗硬件加速器。因此,所提出的算法是在Cyclone II FPGA上实现的。综合结果表明,FPGA架构的数据嵌入吞吐量为441.38 Mbps,数据提取吞吐量为914.29 Mbps。 (C)2016 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号