...
首页> 外文期刊>Journal of Semiconductors >A 130 nm CMOS low-power SAR ADC for wide-band communication systems
【24h】

A 130 nm CMOS low-power SAR ADC for wide-band communication systems

机译:适用于宽带通信系统的130 nm CMOS低功耗SAR ADC

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a low power 9-bit 80 MS/s SAR ADC with comparator-sharing technique in 130 nm CMOS process. Compared to the conventional SAR ADC, the sampling phase is removed to reach the full efficiency of the comparator. Thus the conversion rate increases by about 20% and its sampling time is relaxed. The design does not use any static components to achieve a widely scalable conversion rate with a constant FOM. The floorplan of the capacitor network is custom-designed to suppress the gain mismatch between the two DACs. The 'set-anddown' switching procedure and a novel binary-search error compensation scheme are utilized to further speed up the SA bit-cycling operation. A very fast logic controller is proposed with a delay time of only 90 ps. At 1.2 V supply and 80 MS/s the ADC achieves an SNDR of 51.4 dB and consumes 1.86 mW, resulting in an FOM of 76.6 fJ/conversion-step. The ADC core occupies an active area of only 0.089 mm~2.
机译:本文介绍了一种采用比较器共享技术的130 nm CMOS工艺低功耗9位80 MS / s SAR ADC。与传统的SAR ADC相比,删除了采样阶段,以达到比较器的全部效率。因此,转换率提高了约20%,并且采样时间得到了放松。该设计不使用任何静态组件来实现具有恒定FOM的广泛可扩展转换率。电容器网络的布局图是定制设计的,以抑制两个DAC之间的增益失配。利用“置位与置位”切换程序和新颖的二进制搜索误差补偿方案,可以进一步加快SA位循环的速度。提出了一种非常快速的逻辑控制器,其延迟时间仅为90 ps。在1.2 V电源和80 MS / s的速率下,ADC的SNDR为51.4 dB,功耗为1.86 mW,FOM为76.6 fJ /转换步长。 ADC内核仅占用0.089 mm〜2的有效面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号