首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 6-Bit 1.5-GS/s SAR ADC With Smart Speculative Two-Tap Embedded DFE in 130-nm CMOS for Wireline Receiver Applications
【24h】

A 6-Bit 1.5-GS/s SAR ADC With Smart Speculative Two-Tap Embedded DFE in 130-nm CMOS for Wireline Receiver Applications

机译:带有智能投机双击嵌入式DFE的6位1.5 GS / S SAR ADC,用于有线接收器应用的130nm CMOS中

获取原文
获取原文并翻译 | 示例

摘要

Implementing wireline receivers with a front-end analog-to-digital converter (ADC) allows for complex, flexible, and robust signal processing algorithms in the digital domain, as well as easy implementation of advanced modulation schemes beyond binary PAM2. However, the power consumption of the ADC and ensuing digital equalization is a key issue for such receivers in high-speed applications. Embedding analog equalization inside the ADC architecture allows for both a lower ADC resolution and a reduced-complexity digital equalizer, resulting in a more power-efficient receiver. This article presents a 6-bit 1.5-GS/s time-interleaved successive approximation register (SAR) ADC with low-overhead two-tap embedded decision-feedback equalizer (DFE). A smart speculative DFE is proposed to reduce additional conversion cycles required for the equalization realization in the ADC. Moreover, DFE functions are efficiently embedded in the capacitive digital-to-analog converter (DAC) references. The prototype ADC with two-tap DFE is implemented in a 130-nm CMOS process and achieves a 5.24-bit peak effective number of bits and 0.59-pJ/conversion-step figure-of-merit (FOM) at a 1.5-GS/s sampling rate while consuming 34.1 mW and occupying a core area of 0.32 mm(2). The effectiveness of the embedded DFE in timing margin improvement is verified for 1.5-Gb/s operation over high-loss FR4 channels at a bit error rate (BER) of 10(-9).
机译:实现具有前端模数转换器(ADC)的电缆接收器允许数字域中的复杂,灵活和强大的信号处理算法,以及超出二进制PAM2之外的高级调制方案的实现。然而,ADC和随后的数字均衡的功耗是高速应用中这些接收器的关键问题。在ADC架构内部嵌入模拟均衡允许较低的ADC分辨率和减少复杂性数字均衡器,从而产生更高效的接收器。本文介绍了一个6位1.5-GS / s的连续连续近似近似寄存器(SAR)ADC,具有低开销双击嵌入式决策反馈均衡器(DFE)。提出了一种智能投机DFE,以减少ADC均衡实现所需的额外转换周期。此外,DFE函数有效地嵌入在电容数字 - 模拟转换器(DAC)参考文献中。具有双击DFE的原型ADC在130nm CMOS工艺中实现,并以1.5GS /以1.5gs /实现5.24位峰值有效位数和0.59-pJ /转换步骤 - 优点(FOM)。 S采样率,同时消耗34.1兆瓦,占核心面积为0.32毫米(2)。嵌入式DFE在时序边缘改善中的有效性在误差率(BER)为10(-9)的误码率(BER)上验证了1.5-Gb / s的操作。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号