首页> 外文会议>International Research and Innovation Summit >A Close Loop Low-Power and High Speed 130 nm CMOS Sample and Hold Circuit Based on Switched Capacitor for ADC Module
【24h】

A Close Loop Low-Power and High Speed 130 nm CMOS Sample and Hold Circuit Based on Switched Capacitor for ADC Module

机译:基于ADC模块的开关电容的闭环低功耗和高速130nm CMOS样品和保持电路

获取原文

摘要

A sample and hold (S/H) block is typically used as an analogue to digital interface in the analogue to digital converter (ADC) system. Since ADC is widely used in processing signals, the power consumption of the ADC must be lowered to conserve energy. Therefore the S/H circuit must be of a low powered too. Sampling phase and hold phase are the two phases of the operation cycle of the S/H circuit. Switched capacitor (SC) techniques have been developed in order to allow the integration on a single silicon chip of both digital and analogue functions. By controlling switches around the SC, the SC circuit works by passing charge into and out of a capacitor. SC circuits are suitable for on chip implementations because they replace a resistor with switches and capacitors. In this research, a closed-loop sample and hold circuit based on SC is designed and simulated with Cadence EDA tools. The schematic, layout, and simulation of the circuit is done using generic Silterra 130 nm technology file. All the analysis is done using Virtuoso Analog Design Environment. Layout and schematic are drawn using Virtuoso Schematic Editor and Virtuoso Layout Editor, Calibre is used for post layout simulation. The closed loop S/H circuit based on SC is successfully designed and able to sample and hold the analogue input waveform. The power consumption of the circuit is 0.919 mW and the propagation delay is 64.96 ps.
机译:样本和保持(S / H)块通常用作模拟到数字转换器(ADC)系统中的模拟到数字接口。由于ADC广泛用于处理信号,因此必须降低ADC的功耗以节省能量。因此,S / H电路也必须低功耗。采样阶段和保持阶段是S / H电路的操作周期的两个相位。已经开发了开关电容器(SC)技术,以便允许集成在数字和模拟功能的单个硅芯片上。通过控制SC周围的开关,SC电路通过将电荷与电容器传出来起作用。 SC电路适用于芯片实现,因为它们更换了具有开关和电容器的电阻。在该研究中,使用Cadence EDA工具设计和模拟基于SC的闭环样品和保持电路。使用通用Silterra 130 NM技术文件完成电路的原理图,布局和仿真。所有分析都是使用Virtuoso模拟设计环境完成的。使用Virtuoso原理图编辑器和Virtuoso布局编辑器绘制布局和原理图,Caliber用于Post布局模拟。基于SC的闭环S / H电路成功设计并能够采样并保持模拟输入波形。电路的功耗为0.919 MW,传播延迟为64.96 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号