首页> 外文期刊>Journal of Semiconductors >Hierarchical distribution network for low skew and high variation-tolerant bufferless resonant clocking
【24h】

Hierarchical distribution network for low skew and high variation-tolerant bufferless resonant clocking

机译:用于低偏斜和高容差无缓冲谐振时钟的分层分配网络

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a hierarchical interconnection network with two-phase bufferless resonant clock distribu-tion, which mixes the advantages of mesh and tree architectures. The problems of skew reduction and variation-tolerance in the mixed interconnection network are studied through a pipelined multiplier under a TSMC 65 nm standard CMOS process. The post-simulation results show that the hierarchical architecture reduces more than 75% and 65% of clock skew compared with pure mesh and pure H-tree networks, respectively. The maximum skew in the proposed clock distribution is less than 7 ps under imbalanced loading and PVT variations, which is no more than 1% of the clock cycle of about 760 ps.
机译:我们提出了一种具有两相无缓冲谐振时钟分配的分层互连网络,该网络融合了网格和树结构的优点。在TSMC 65 nm标准CMOS工艺下,通过流水线乘法器研究了混合互连网络中的偏斜减小和变化容差问题。后仿真结果表明,与纯网格网络和纯H树网络相比,分层体系结构分别减少了超过75%和65%的时钟偏斜。在不平衡的负载和PVT变化下,建议的时钟分布中的最大偏斜小于7 ps,这不超过大约760 ps的时钟周期的1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号