首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design methodology for synthesizing clock distribution networks exploiting nonzero localized clock skew
【24h】

Design methodology for synthesizing clock distribution networks exploiting nonzero localized clock skew

机译:利用非零本地化时钟偏斜来综合时钟分配网络的设计方法

获取原文
获取原文并翻译 | 示例

摘要

An integrated top-down design methodology is presented in this brief for synthesizing high performance clock distribution networks based on application dependent localized clock skew. The methodology is divided into four phases: (1) determining an optimal clock skew schedule composed of a set of nonzero clock skew values and the related minimum clock path delays; (2) designing the topology of the clock distribution network with delays assigned to each branch based on the circuit hierarchy, the aforementioned clock skew schedule, and minimizing process and environmental delay variations; (3) designing circuit structures to emulate the delay values assigned to the individual branches of the clock tree; and (4) designing the physical layout of the clock distribution network. The clock distribution network synthesis methodology is based on CMOS technology. The clock lines are transformed from distributed resistive capacitive interconnect lines into purely capacitive interconnect lines by partitioning the RC interconnect lines with inverting repeaters. Variations in process parameters are considered during the circuit design of the clock distribution network to guarantee a race-free circuit. Nominal errors of less than 2.5% for the delay of the clock paths and 7% for the clock skew between any two registers belonging to the same global data path as compared with SPICE Level-3 are demonstrated.
机译:本文简要介绍了一种集成的自上而下的设计方法,用于基于依赖于应用程序的本地化时钟偏斜来合成高性能时钟分配网络。该方法分为四个阶段:(1)确定由一组非零时钟偏斜值和相关的最小时钟路径延迟组成的最佳时钟偏斜时间表; (2)设计时钟分配网络的拓扑,该拓扑具有基于电路层次,上述时钟偏斜调度表分配给每个分支的延迟,并最小化过程和环境延迟变化; (3)设计电路结构以模拟分配给时钟树各个分支的延迟值; (4)设计时钟分配网络的物理布局。时钟分配网络综合方法基于CMOS技术。通过用反相中继器划分RC互连线,将时钟线从分布式电阻性电容互连线转换为纯电容性互连线。在时钟分配网络的电路设计过程中,会考虑过程参数的变化,以确保电路畅通无阻。与SPICE Level-3相比,时钟路径延迟的标称误差小于2.5%,而属于同一全局数据路径的任意两个寄存器之间的时钟偏移的标称误差小于7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号