首页> 外文期刊>Journal of systems architecture >A clocking technique for FPGA pipelined designs
【24h】

A clocking technique for FPGA pipelined designs

机译:FPGA流水线设计的时钟技术

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a clocking pipeline technique referred to as a single-pulse pipeline (PP-Pipeline) and applies it to the problem of mapping pipelined circuits to a Field Programmable Gate Array (FPGA). A PP-pipeline replicates the operation of asynchronous micropipelined control mechanisms using synchronous-orientated logic resources commonly found in FPGA devices. Consequently, circuits with an asynchronous-like pipeline operation can be efficiently synthesized using a synchronous design methodology. The technique can be extended to include data-completion circuitry to take advantage of variable data-completion processing time in synchronous pipelined designs. It is also shown that the PP-pipeline reduces the clock tree power consumption of pipelined circuits. These potential applications are demonstrated by post-synthesis simulation of FPGA circuits. (C) 2004 Elsevier B.V. All rights reserved.
机译:本文提出了一种称为单脉冲流水线(PP-Pipeline)的时钟流水线技术,并将其应用于将流水线电路映射到现场可编程门阵列(FPGA)的问题。 PP管道使用FPGA器件中常见的面向同步的逻辑资源来复制异步微管道控制机制的操作。因此,可以使用同步设计方法有效地合成具有类似类管道操作的电路。该技术可以扩展为包括数据完成电路,以在同步流水线设计中利用可变的数据完成处理时间。还表明,PP流水线减少了流水线电路的时钟树功耗。这些潜在的应用通过FPGA电路的后合成仿真得到证明。 (C)2004 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号