首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >Fault Injection Emulation for Systems in FPGAs: Tools Techniques and Methodology a Tutorial
【2h】

Fault Injection Emulation for Systems in FPGAs: Tools Techniques and Methodology a Tutorial

机译:FPGA中系统故障注射仿真:工具技术和方法教程

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Communication systems that work in jeopardized environments such as space are affected by soft errors that can cause malfunctions in the behavior of the circuits such as, for example, single event upsets (SEUs) or multiple bit upsets (MBUs). In order to avoid this erroneous functioning, this kind of systems are usually protected using redundant logic such as triple modular redundancy (TMR) or error correction codes (ECCs). After the implementation of the protected modules, the communication modules must be tested to assess the achieved reliability. These tests could be driven into accelerator facilities through ionization processes or they can be performed using fault injection tools based on software simulation such as the SEUs simulation tool (SST), or based on field-programmable gate array (FPGA) emulation like the one described in this work. In this paper, a tutorial for the setup of a fault injection emulation platform based on the Xilinx soft error mitigation (SEM) intellectual property (IP) controller is depicted step by step, showing a complete cycle. To illustrate this procedure, an online repository with a complete project and a step-by-step guide is provided, using as device under test a classical communication component such as a finite impulse response (FIR) filter. Finally, the integration of the automatic configuration memory error-injection (ACME) tool to speed up the fault injection process is explained in detail at the end of the paper.
机译:在诸如空间之类的危害环境中工作的通信系统受到软误差的影响,这可能会导致电路的行为中的故障,例如单个事件upsets(SEUS)或多个upsets(MBUS)。为了避免这种错误的功能,通常使用冗余逻辑等这种系统保护,例如三模块化冗余(TMR)或纠错码(ECC)。在实现受保护模块后,必须测试通信模块以评估实现的可靠性。这些测试可以通过电离过程驱动到加速器设施中,或者可以使用基于SEUS仿真工具(SST)的软件仿真(SST)的软件仿真或基于现场可编程门阵列(FPGA)仿真来执行它们在这项工作中。在本文中,基于Xilinx软错误缓解(SEM)知识产权(IP)控制器的故障注射仿真平台设置的教程是描绘的,示出了完整的周期。为了说明此过程,提供了一个具有完整项目和逐步指南的在线存储库,使用作为测试的设备,经典通信组件,例如有限脉冲响应(FIR)过滤器。最后,在纸张结束时详细说明了自动配置内存错误注入(ACME)工具加速故障注入过程的集成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号