首页> 外文期刊>Journal of Low Power Electronics >Power-Efficient Reconfiguration Control in Coarse-Grained Dynamically Reconfigurable Architectures
【24h】

Power-Efficient Reconfiguration Control in Coarse-Grained Dynamically Reconfigurable Architectures

机译:粗粒度动态可重配置架构中的节能重配置控制

获取原文
获取原文并翻译 | 示例

摘要

Coarse-grained reconfigurable architectures deliver high performance and energy efficiency for computationally intensive applications like mobile multimedia and wireless communication. This work deals with the aspect of power-efficient dynamic reconfiguration control techniques in such architectures. Proper clock domain partitioning with custom clock gating combined with automatic clock gating resulted in a 38% total power reduction. This is more than a threefold as compared to the single clock gating techniques applied separately. One of the corresponding case study applications with 0.064 milliwatts per megahertz and 124 million operations per second per milliwatt power efficiency outperforms the major coarse-grained and general purpose embedded processor architectures by a factor of 1.7 to 28.
机译:粗粒度可重构体系结构可为移动多媒体和无线通信等计算密集型应用提供高性能和高能效。这项工作涉及此类体系结构中的节能高效动态重新配置控制技术。通过将自定义时钟门控与自动时钟门控相结合对时钟域进行适当的划分,可将总功耗降低38%。与单独应用的单时钟门控技术相比,这是三倍以上。对应的案例研究应用之一具有0.064毫瓦/兆赫的频率和每秒1.24亿次操作/毫瓦的功率效率,其性能比主要的粗粒度和通用嵌入式处理器体系结构高1.7到28倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号