...
首页> 外文期刊>Journal of Electronic Materials >Si Wafer Thinning Techniques Compatible With Epitaxy of CdTe Buffer Layers
【24h】

Si Wafer Thinning Techniques Compatible With Epitaxy of CdTe Buffer Layers

机译:与CdTe缓冲层外延兼容的Si晶片减薄技术

获取原文
获取原文并翻译 | 示例
           

摘要

Reduction of threading dislocation density is critical for improving the performance of HgCdTe detectors on lattice-mismatched alternative substrates such as Si. CdTe buffer layers grown by molecular beam epitaxy (MBE), with thicknesses on the order of 8 (mu)m to 12 (mu)m, have helped reduce dislocation densities in HgCdTe layers. In this study, the reduction of threading dislocation densities in CdTe buffer layers grown on locally thinned Si substrates was examined. A novel Si back-thinning technique was developed that maintained an epiready front surface and achieved Si thicknesses as low as 1.9 (mu)m. Threading dislocation densities, acquired by defect decoration techniques, were reduced by as much as 60percent for CdTe buffer layers grown on these thinned regions when compared with unthinned regions. However, this reduction is inconsistent with prior notions that threading dislocation propagation is dominated by image forces. Instead, the thickness gradient of thinned Si may play a larger role.
机译:降低螺纹位错密度对于提高HgCdTe检测器在晶格不匹配的替代衬底(例如Si)上的性能至关重要。通过分子束外延(MBE)生长的CdTe缓冲层的厚度在8μm至12μm的数量级上,已经帮助降低了HgCdTe层的位错密度。在这项研究中,研究了在局部减薄的Si衬底上生长的CdTe缓冲层中的螺纹位错密度的降低。开发了一种新颖的Si背面稀化技术,该技术保持了准现成的前表面并且实现了低至1.9μm的Si厚度。与未变薄区域相比,通过缺陷装饰技术获得的螺纹位错密度对于在这些变薄区域上生长的CdTe缓冲层降低了多达60%。但是,这种减少与先前的观点不一致,即线程错位传播主要由镜像力主导。相反,变薄的Si的厚度梯度可能起更大的作用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号