...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
【24h】

Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost

机译:测试对晶片对晶片3D堆叠式IC总成本的影响

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

One of the key challenges in 3D Stacked-ICs (3D-SIC) is to guarantee high product quality at minimal cost. Quality is mostly determined by the applied tests and cost trade-offs. Testing 3D-SICs is very challenging due to several additional test moments for the mid-bond stacks, i.e., partially created stacks. The key question that this paper answers is what is the best test flow to be used in order to optimize the overall cost while realizing the required quality? We first present a framework covering different test flows for 3D Die-to-Wafer (D2W) stacked ICs. Thereafter, we present a cost model that allows us to evaluate these test flows. The impact of different test flows on the overall 3D-SIC cost for several die yields and stack sizes are investigated; a breakdown of the cost into test, manufacturing and packaging cost is also provided. Our simulation results show that both the test cost and the overall cost in D2W stacking strongly depends on the selected test flow; test flows with pre-bond and mid-bond stacking tests (performed during the stacking process) show a higher test cost share, but significantly reduce the overall 3D-SIC cost.
机译:3D堆叠式IC(3D-SIC)的主要挑战之一是以最低的成本保证高质量的产品。质量主要由应用测试和成本权衡决定。由于中间键堆栈(即部分创建的堆栈)需要额外的几个测试时间,因此测试3D-SIC非常具有挑战性。本文要回答的关键问题是,为了在实现所需质量的同时优化总体成本,使用哪种最佳测试流程?我们首先提出一个框架,该框架涵盖3D芯片对晶片(D2W)堆叠IC的不同测试流程。此后,我们提出了一个成本模型,使我们能够评估这些测试流程。研究了不同测试流程对几种芯片成品率和堆叠尺寸的3D-SIC总成本的影响;还提供了测试,制造和包装成本的细分。我们的仿真结果表明,D2W堆叠中的测试成本和总成本在很大程度上取决于所选的测试流程。结合前和结合中的堆叠测试(在堆叠过程中执行)的测试流程显示出更高的测试成本份额,但显着降低了整体3D-SIC成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号