...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >Optimization of Boundary Scan Tests Using FPGA-Based Efficient Scan Architectures
【24h】

Optimization of Boundary Scan Tests Using FPGA-Based Efficient Scan Architectures

机译:使用基于FPGA的高效扫描架构优化边界扫描测试

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a method for optimization of board-level scan test with the help of reconfigurable scan-chains (RSCs) implemented in a programmable logic of FPGA. Despite that the RSC concept is a well-known solution for scan-based test time reduction, the usage of RSC may lead to un-acceptable hardware overhead. In our work, we are targeting a completely new approach of exploiting on-board FPGA resources that being unconfigured are typically available during the manufacturing test phase for carrying out tests using temporarily implemented virtual RSC structures. As the allocated FPGA logic is re-claimed for functional use after the test is finished, the presented method delivers all the advantages of RSCs at no extra hardware cost. Experimental results show that the proposed virtual RSCs can fit into all available commercial FPGAs providing a significant test time reduction in comparison with state-of-the-art Boundary Scan test tecnique.
机译:本文提出了一种在FPGA可编程逻辑中实现的,借助可重新配置的扫描链(RSC)来优化板级扫描测试的方法。尽管RSC概念是减少基于扫描的测试时间的众所周知的解决方案,但是使用RSC可能会导致不可接受的硬件开销。在我们的工作中,我们的目标是采用一种全新的方法来利用板上未配置的FPGA资源,这些资源通常在制造测试阶段可用,以使用临时实现的虚拟RSC结构进行测试。测试结束后,由于回收了分配的FPGA逻辑以供功能使用,因此该方法可提供RSC的所有优势,而无需额外的硬件成本。实验结果表明,与最新的边界扫描测试技术相比,拟议的虚拟RSC可以适合所有可用的商用FPGA,从而显着减少了测试时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号