...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >A Shift-Register Based BIST Architecture for FPGA Global Interconnect Testing and Diagnosis
【24h】

A Shift-Register Based BIST Architecture for FPGA Global Interconnect Testing and Diagnosis

机译:基于移位寄存器的BIST体系结构,用于FPGA全局互连测试和诊断

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes the implementation of a shift-register based Built-In Self-Test (BIST) architecture for FPGA global interconnection resources testing. Through this, it is possible to configure FPGA resources that need to be tested in order to obtain high reliability FPGA-based systems. The proposed BIST approach takes advantage of FPGA low-level resources in order to generate cyclic test patterns, analyse testing response and store test results in a simple way. Additionally, the same BIST configuration set is capable of diagnosing the tested interconnection resources with no additional configurations thereby reducing time requirements. This paper presents the proposed BIST architecture and its diagnosis scheme, its implementation on a Xilinx FPGA, and experimental results.
机译:本文介绍了基于移位寄存器的内置自测(BIST)架构的实现,该架构用于FPGA全局互连资源测试。通过这种方式,可以配置需要测试的FPGA资源,以获得基于FPGA的高可靠性系统。所提出的BIST方法利用FPGA低级资源来生成循环测试模式,分析测试响应并以简单的方式存储测试结果。此外,相同的BIST配置集无需任何其他配置即可诊断经过测试的互连资源,从而减少了时间要求。本文介绍了提出的BIST架构及其诊断方案,在Xilinx FPGA上的实现以及实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号