首页> 外文期刊>VLSI Design >The Design of Low Noise Amplifiers in Deep Submicron CMOS Processes: A Convex Optimization Approach
【24h】

The Design of Low Noise Amplifiers in Deep Submicron CMOS Processes: A Convex Optimization Approach

机译:深亚微米CMOS工艺中的低噪声放大器设计:一种凸优化方法

获取原文
获取原文并翻译 | 示例
           

摘要

With continued process scaling, CMOS has become a viable technology for the design of high-performance low noise amplifiers (LNAs) in the radio frequency (RF) regime. This paper describes the design of RF LNAs using a geometric programming (GP) optimization method. An important challenge for RF LNAs designed at nanometer scale geometries is the excess thermal noise observed in the MOSFETs. An extensive survey of analytical models and experimental results reported in the literature is carried out to quantify the issue of excessive thermal noise for short-channel MOSFETs. Short channel effects such as channel-length modulation and velocity saturation effects are also accounted for in our optimization process. The GP approach is able to efficiently calculate the globally optimum solution. The approximations required to setup the equations and constraints to allow convex optimization are detailed. The method is applied to the design of inductive source degenerated common source amplifiers at the 90 nm and 180 nm technology nodes. The optimization results are validated through comparison with numerical simulations using Agilent's Advanced Design Systems (ADS) software.
机译:随着工艺规模的不断扩大,CMOS已成为在射频(RF)体制下设计高性能低噪声放大器(LNA)的可行技术。本文介绍了使用几何编程(GP)优化方法设计RF LNA的方法。以纳米级几何尺寸设计的RF LNA的一个重要挑战是在MOSFET中观察到过多的热噪声。对文献报道的分析模型和实验结果进行了广泛的调查,以量化短通道MOSFET的过大热噪声问题。在我们的优化过程中也考虑了短通道效应,例如通道长度调制和速度饱和效应。 GP方法能够有效地计算全局最优解。详细介绍了建立方程式和约束条件以允许凸优化所需的近似值。该方法适用于在90 nm和180 nm技术节点处的感应源退化的共源放大器的设计。通过与使用安捷伦先进设计系统(ADS)软件进行的数值模拟进行比较,可以验证优化结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号