...
首页> 外文期刊>VLSI Design >Simple Exact Algorithm for Transistor Sizing of Low-Power High-Speed Arithmetic Circuits
【24h】

Simple Exact Algorithm for Transistor Sizing of Low-Power High-Speed Arithmetic Circuits

机译:低功率高速算术电路晶体管尺寸的简单精确算法

获取原文
获取原文并翻译 | 示例

摘要

A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-speed arithmetic integrated circuits is proposed. In comparison with other transistor sizing algorithms, simplicity, accuracy, independency of order and initial sizing factors of transistors, and flexibility in choosing the optimization parameters such as power consumption, delay, Power-Delay Product (PDP), chip area or the combination of them are considered as the advantages of this new algorithm. More exhaustive rules of grouping transistors are the main trait of our algorithm. Hence, the SEA algorithm dominates some major transistor sizing metrics such as optimization rate, simulation speed, and reliability. According to approximate comparison of the SEA algorithm with MDE and ADC for a number of conventional full adder circuits, delay and PDP have been improved 55.01% and 57.92% on an average, respectively. By comparing the SEA and Chang's algorithm, 25.64% improvement in PDP and 33.16% improvement in delay have been achieved. All the simulations have been performed with 0.13μm technology based on the BSIM3v3 model using HSpice simulator software.
机译:提出了一种用于优化低功耗和高速算术集成电路的新晶体管尺寸算法SEA(简单精确算法)。与其他晶体管尺寸算法相比,晶体管的简单性,准确性,顺序和初始尺寸因子的独立性以及选择优化参数(例如功耗,延迟,功率延迟乘积(PDP),芯片面积或芯片组合)的灵活性它们被认为是这种新算法的优势。晶体管分组的更详尽的规则是我们算法的主要特征。因此,SEA算法主导了一些主要的晶体管尺寸度量标准,例如优化率,仿真速度和可靠性。根据SEA算法与MDE和ADC的比较,它可以用于许多常规的全加法器电路,平均而言,延迟和PDP分别提高了55.01%和57.92%。通过比较SEA和Chang的算法,PDP改善了25.64%,延迟改善了33.16%。所有仿真均使用HSpice模拟器软件,基于BSIM3v3模型,采用0.13μm技术进行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号