首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >On Database-Free Authentication of Microelectronic Components
【24h】

On Database-Free Authentication of Microelectronic Components

机译:在免费的微电子组件的无数据库认证

获取原文
获取原文并翻译 | 示例

摘要

Counterfeit integrated circuits (ICs) have become a significant security concern in the semiconductor industry as a result of the increasingly complex and distributed nature of the supply chain. These counterfeit chips may result in performance degradation, profit reduction, and reputation risk for the manufacturer. Therefore, developing effective countermeasures against such malpractices is becoming severely crucial. Physical unclonable function (PUF)-based authentication methods have the potential to mitigate these challenges. However, PUF-based solutions are restrained by several factors, such as additional design efforts and significant area/power overhead, struggle to maintain and update challenge–response pairs (CRPs) database, and the vulnerability to machine learning (ML) attacks. In this article, we address these challenges by developing a novel database-free and enrolment-free hardware authentication approaches, i.e., a digital watermark metric for ICs. To enable efficient database-free hardware integrity verification without enrolment, first, we transform the intrinsic variations in circuit parameters, e.g., boundary scan chain (BSC) path delays in the joint test action group (JTAG) chain into robust digital signatures. Then, we perform statistical analysis on a small pilot unit of authentic chips to create a robust watermark for a complete batch of chips, which jointly captures the characteristics of the physical layout, the manufacturing process, and the foundry. The increasing complexity in the current state-of-the-art designs makes it extremely hard for an adversary to perfectly clone such statistical characterization of circuit parameters using counterfeit or compromised hardware. Besides, the proposed approach requires no additional design or hardware overhead in IC design since it utilizes an embedded structure, which inherently exists within the chips. It also obviates the design house from characterizing each manufactured chip instance, reducing overall testing cost. A path-delay measurement method at a high resolution based on clock phase sweep is introduced to measure the delay values effectively. The proposed intrinsic identifier-based authentication approach is validated by performing emulation on FPGAs and also by conducting physical measurements on custom-made printed circuit boards (PCBs). The reliability of the generated watermarks is evaluated with environmental temperature fluctuations and the aging effect.
机译:假冒集成电路(ICS)由于供应链日益复杂和分布的性质而成为半导体行业的重要安全问题。这些假冒芯片可能会导致制造商的性能退化,盈利和声誉风险。因此,制定对此类弊端的有效对策严重至关重要。基于物理不可渗透功能(PUF)的认证方法有可能降低这些挑战。然而,基于PUF的解决方案受到若干因素的抑制,例如额外的设计工作和显着的区域/电源开销,努力维护和更新挑战 - 响应对(CRPS)数据库,以及对机器学习(ML)攻击的漏洞。在本文中,我们通过开发一种新的无数据库和注册的硬件认证方法,即IC的数字水印度量来解决这些挑战。为了实现无需注册的无高的无数据库硬件完整性验证,首先,我们将关节测试动作组(JTAG)链中的线路参数(例如,边界扫描链(BSC)路径延迟转换为强大的数字签名,转换电路参数的内在变化。然后,我们对正宗芯片的小型试点单元进行统计分析,以创建一个完整的批次的强大水印,这共同捕获了物理布局,制造过程和铸造厂的特征。当前最先进的设计中的复杂性越来越复杂使对手非常努力地使用假冒或受损的硬件完全克隆这种电路参数的统计表征。此外,所提出的方法在IC设计中不需要额外的设计或硬件开销,因为它利用嵌入式结构,它固有地存在于芯片内。它还避免了设计房屋表征每个制造的芯片实例,降低了整体测试成本。引入了基于时钟相位扫描的高分辨率的路径延迟测量方法,以有效地测量延迟值。通过在FPGA上执行仿真以及通过在定制的印刷电路板(PCB)上进行物理测量来验证所提出的基于内部标识符的认证方法。通过环境温度波动和老化效果评估所产生的水印的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号