首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 75-Gb/s/mm2 and Energy-Efficient LDPC Decoder Based on a Reduced Complexity Second Minimum Approximation Min-Sum Algorithm
【24h】

A 75-Gb/s/mm2 and Energy-Efficient LDPC Decoder Based on a Reduced Complexity Second Minimum Approximation Min-Sum Algorithm

机译:基于降低的复杂性第二最小近似MIN-SUM算法,基于降低的复杂性的75GB / s / mm2和节能LDPC解码器

获取原文
获取原文并翻译 | 示例

摘要

This article presents a high-throughput and low-routing complexity low-density parity check (LDPC) decoder design based on a novel second minimum approximation min-sum (SAMS) algorithm. The routing congestion is mitigated by reducing the required interconnections in the critical path of the routing network. The implementation and postlayout results with 28-nm 1P9M CMOS process show that the proposed design can achieve a throughput of 10.5 Gb/s for a millimeter-wave 60-GHz baseband system while satisfying the low bit error rate (BER) requirements (10(-7)). The proposed design reduces the wiring in the routing network by 21% and improves the area by 12% compared to the conventional min-sum (MS) and normalized MS (NMS) algorithm. Additional hardware optimizations are obtained by considering the internal message passing resolution based on the BER and signal-to-noise ratio (SNR) requirements for a practical baseband system. The power consumption is efficiently reduced by the employment of a shared address generator that exploits the degree of parallelism to reduce the switching activity on a group of memory elements. The LDPC decoder is implemented with a core area of 0.14 mm(2), power consumption of 81 mW at 312.5 MHz, and the area and power efficiency of 75 Gb/s/mm(2) and 10.2 pJ/bit, respectively.
机译:本文介绍了一种基于新的第二个最小近似MIN-SUM(SAMS)算法的高吞吐量和低路由复杂性低密度奇偶校验(LDPC)解码器设计。通过减少路由网络的关键路径中所需的互连来减轻路由拥塞。使用28-NM 1P9M CMOS工艺的实施和后结束结果表明,该设计可以实现10.5 GB / s的吞吐量,用于毫米波60-GHz基带系统,同时满足低位错误率(BER)要求(10( -7))。该设计将路由网络中的布线减少21%,与传统的最小和(MS)和归一化MS(NMS)算法相比,将面积提高12%。通过考虑基于实际基带系统的BER和信噪比(SNR)要求,通过考虑内部消息传递分辨率来获得额外的硬件优化。通过采用共享地址发生器,利用并行程度来减少一组存储元件的切换活动来有效地减少了功耗。 LDPC解码器的核心面积为0.14mm(2),功耗为81mW,312.5 MHz,分别为75 Gb / s / mm(2)和10.2pj /位的区域和功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号