首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Quiescent 407-nA Output-Capacitorless Low-Dropout Regulator With 0–100-mA Load Current Range
【24h】

A Quiescent 407-nA Output-Capacitorless Low-Dropout Regulator With 0–100-mA Load Current Range

机译:静态407-NA输出电容低压丢失稳压器,具有0-100mA负载电流范围

获取原文
获取原文并翻译 | 示例

摘要

An ultralow quiescent current output-capacitorless low-dropout (LDO) regulator dedicated to Internet-of-Things applications is presented. This is based on an improved adaptive-stage adaptively biased architecture together with the novel frequency compensation to achieve the good stability and fast transient response under ultralow bias current. Validated by the CMOS 0.18-mu m technology, the chip area is 0.055 mm(2). The proposed LDO regulator consumes only 407-nA quiescent current at no-load current while providing a 1-V output with a maximum load current of 100 mA from a 1.2-V power supply. The adaptive frequency compensation is presented, including a new transistor degeneration frequency compensation (TDFC) to sustain the stability at ultralow quiescent bias. Besides, it also includes Q-reduction and Miller-RC compensation schemes to ensure the stability for full load current range. In addition, a substantial improved transient response is obtained by the proposed distributed overshoot reduction circuit together with the TDFC scheme and the adaptively feed-forward biasing topology. The measured results have shown that the undershoot/overshoot voltage is 117 mV/35.33 mV and the output can settle in 1.56 mu s with 1% accuracy. Compared to fixed-biased and adaptively biased architectures, it shows the lowest value in figure of merit (FOM) at the quiescent state. Compared to adaptively biased architectures, it shows the improved FOM at the maximum quiescent state.
机译:提出了一种UltraLow静态电流输出 - 电容电容低压丢失(LDO)稳压器,用于互联网应用程序。这是基于改进的自适应阶段与新的频率补偿一起具有新的偏置架构,以实现超级偏置电流下的良好稳定性和快速瞬态响应。由CMOS 0.18-MU M技术验证,芯片面积为0.055mm(2)。所提出的LDO调节器在无负载电流下仅消耗407-NA静态电流,同时提供1 V输出,最大负载电流为100 mA,从1.2V电源。提出了自适应频率补偿,包括新的晶体管变性频率补偿(TDFC),以维持超级静态偏置的稳定性。此外,它还包括Q降低和米勒-RC补偿方案,以确保全负载电流范围的稳定性。另外,通过所提出的分布式过冲缩减电路与TDFC方案和自适应前馈偏置拓扑一起获得了大量改进的瞬态响应。测量结果表明,下冲/过冲电压为117 mV / 35.33 mV,输出可以以1.56μs沉降,精度为1%。与固定偏置和自适应偏置的架构相比,它显示了静态状态下的优点(FOM)的最低值。与自适应偏置架构相比,它显示了最大静态状态下的改进的FOM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号