...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A low-power reduced swing global clocking methodology
【24h】

A low-power reduced swing global clocking methodology

机译:低功耗降低全球时钟方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this brief, we investigate the potential of reduced swing clock networks for low-power applications. We designed and laid out a full swing conventional and a reduced swing H-tree clock distribution network in 0.13-Μm CMOS technology operating at 500 MHz. In the reduced swing clock network, the swing was reduced in the global clock distribution network and was restored to the full swing in the local clock distribution domains. The post-layout simulation results of this research shows that a power saving of 22% under nominal operating condition is feasible.
机译:在此简介中,我们研究了低功耗应用的减少挥杆时钟网络的潜力。我们在0.13-μmCMOS技术下设计和布局常规和减少的Swing H-Tree时钟分配网络,以500 MHz运行。在减少的挥杆时钟网络中,在全局时钟分配网络中减少了挥杆,并恢复到本地时钟分配域中的全摇摆。该研究的后布局仿真结果表明,标称操作条件下的22%的省电是可行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号