首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and realization of high-performance wave-pipelined 8/spl times/8 b multiplier in CMOS technology
【24h】

Design and realization of high-performance wave-pipelined 8/spl times/8 b multiplier in CMOS technology

机译:CMOS技术中高性能流水线8 / spl times / 8 b乘法器的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

Wave pipelining is a design technique for increasing the throughput of a digital circuit or system without introducing pipelining registers between adjacent combinational logic blocks in the circuit/system. However, this requires balancing of the delays along all the paths from the input to the output which comes the way of its implementation. Static CMOS is inherently susceptible to delay variation with input data, and hence, receives a low priority for wave pipelined digital design. On the other hand, ECL and CML, which are amenable to wave pipelining, lack the compactness and low power attributes of CMOS. In this paper we attempt to exploit wave pipelining in CMOS technology. We use a single generic building block in Normal Process Complementary Pass Transistor Logic (NPCPL), modeled after CPL, to achieve equal delay along all the propagation paths in the logic structure. An 8/spl times/8 b multiplier is designed using this logic in a 0.8 /spl mu/m technology. The carry-save multiplier architecture is modified suitably to support wave pipelining, viz., the logic depth of all the paths are made identical. The 1 mm/spl times/0.6 mm multiplier core supports a throughput of 400 MHz and dissipates a total power of 0.6 W. We develop simple enhancements to the NPCPL building blocks that allow the multiplier to sustain throughputs in excess of 600 MHz. The methodology can be extended to introduce wave pipelining in other circuits as well.
机译:波形流水线化是一种用于提高数字电路或系统吞吐量的设计技术,而无需在电路/系统中的相邻组合逻辑块之间引入流水线寄存器。但是,这需要平衡从输入到输出的所有路径上的延迟,这是其实现的方式。静态CMOS本质上容易受到输入数据的延迟变化的影响,因此,对于波形流水线数字设计,它的优先级较低。另一方面,易于进行流水线处理的ECL和CML缺乏CMOS的紧凑性和低功耗特性。在本文中,我们尝试利用CMOS技术中的流水线技术。我们在CPL之后建模的“正常过程互补通过晶体管”(NPCPL)中使用单个通用构造块,以沿逻辑结构中的所有传播路径实现相等的延迟。在0.8 / spl mu / m技术中使用此逻辑设计了8 / spl乘以/ 8 b的乘法器。适当修改了进位保存乘法器架构,以支持流水线传输,即使所有路径的逻辑深度相同。 1 mm / spl times / 0.6 mm乘法器内核支持400 MHz的吞吐量,并消耗0.6 W的总功率。我们对NPCPL构建块进行了简单的增强,使乘法器能够维持超过600 MHz的吞吐量。该方法可以扩展为在其他电路中引入流水线技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号