首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits
【24h】

The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits

机译:芯片内器件参数变化对路径延迟和低压数字电路成品率设计的影响

获取原文
获取原文并翻译 | 示例

摘要

The yield of low voltage digital circuits is found to he sensitive to local gate delay variations due to uncorrelated intra-die parameter deviations. Caused by statistical deviations of the doping concentration they lead to more pronounced delay variations for minimum transistor sizes. Their influence on path delays in digital circuits is verified using a carry select adder test circuit fabricated in 0.5 and 0.35 /spl mu/m complementary metal-oxide-semiconductor (CMOS) technologies with two different threshold voltages. The increase of the path delay variations for smaller device dimensions and reduced supply voltages as well as the dependence on the path length is shown. It is found that circuits with a large number of critical paths and with a low logic depth are most sensitive to uncorrelated gate delay variations. Scenarios for future technologies show the increased impact of uncorrelated delay variations on digital design. A reduction of the maximal clock frequency of 10% is found for, for example, highly pipelined systems realized in a 0.18-/spl mu/m CMOS technology.
机译:发现低压数字电路的产量对由于不相关的管芯内参数偏差而引起的局部栅极延迟变化敏感。由于掺杂浓度的统计偏差,它们导致最小晶体管尺寸的更明显的延迟变化。使用进位选择加法器测试电路验证了它们对数字电路中路径延迟的影响,该电路以0.5和0.35 / splμm/ m的互补金属氧化物半导体(CMOS)技术制造,具有两种不同的阈值电压。对于较小的器件尺寸和减小的电源电压,显示了路径延迟变化的增加,以及对路径长度的依赖性。已经发现,具有大量关键路径和低逻辑深度的电路对不相关的栅极延迟变化最敏感。未来技术的场景表明,不相关的延迟变化对数字设计的影响越来越大。例如,对于以0.18- / splμm/ m CMOS技术实现的高度流水线系统,最大时钟频率降低了10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号