首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Hierarchical interconnection structures for field programmable gate arrays
【24h】

Hierarchical interconnection structures for field programmable gate arrays

机译:现场可编程门阵列的分层互连结构

获取原文
获取原文并翻译 | 示例

摘要

Field programmable gate arrays (FPGA's) suffer from lower density and lower performance than conventional gate arrays. Hierarchical interconnection structures for field programmable gate arrays are proposed. They help overcome these problems. Logic blocks in a field programmable gate array are grouped into clusters. Clusters are then recursively grouped together. To obtain the optimal hierarchical structure with high performance and high density, various hierarchical structures with the same routability are discussed. The field programmable gate arrays with new architecture can be efficiently configured with existing computer aided design algorithms. The k-way min-cut algorithm is applicable to the placement step in the implementation. Global routing paths in a field programmable gate array can be obtained easily. The placement and global routing steps can be performed simultaneously. Experiments on benchmark circuits show that density and performance are significantly improved.
机译:现场可编程门阵列(FPGA)的密度和性能均低于常规门阵列。提出了用于现场可编程门阵列的分层互连结构。它们有助于克服这些问题。现场可编程门阵列中的逻辑块被分组为簇。然后将群集递归分组在一起。为了获得具有高性能和高密度的最佳分层结构,讨论了具有相同可路由性的各种分层结构。具有新架构的现场可编程门阵列可以通过现有的计算机辅助设计算法进行有效配置。 k路最小切割算法适用于实施中的放置步骤。可以轻松获得现场可编程门阵列中的全局路由路径。放置和全局布线步骤可以同时执行。在基准电路上进行的实验表明,密度和性能得到了明显改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号