首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >The use of nanoelectronic devices in highly parallel computing systems
【24h】

The use of nanoelectronic devices in highly parallel computing systems

机译:纳米电子设备在高度并行计算系统中的使用

获取原文
获取原文并翻译 | 示例

摘要

The continuing development of smaller electronic devices into the nanoelectronic regime offers great possibilities for the construction of highly parallel computers. This paper describes work designed to discover the best ways to take advantage of this opportunity. Simulated results are presented which indicate that improvements in clock rates of two orders of magnitude, and in packing density of three orders of magnitude, over the best current systems, should be attainable. These results apply to the class of data-parallel computers, and their attainment demands modifications to the design which are also described. Evaluation of the requirements of alternative classes of parallel architecture is currently under way, together with a study of the vitally important area of fault-tolerance.
机译:小型电子设备向纳米电子领域的不断发展为高度并行计算机的构建提供了巨大的可能性。本文介绍了旨在探索利用这一机会的最佳方法的工作。仿真结果表明,在最佳电流系统上,时钟速率可提高两个数量级,而封装密度可提高三个数量级。这些结果适用于一类数据并行计算机,要达到这些要求,还需要对设计进行修改,并在下面进行描述。目前正在评估并行架构的替代类的要求,以及对容错至关重要的领域的研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号