首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A separated bit-line unified cache: Conciliating small on-chip cache die-area and low miss ratio
【24h】

A separated bit-line unified cache: Conciliating small on-chip cache die-area and low miss ratio

机译:分离的位线统一高速缓存:协调小的片上高速缓存管芯区域和低丢失率

获取原文
获取原文并翻译 | 示例

摘要

This paper describes an on-chip cache, called a separated bit-line unified cache, which minimizes the chip-area cost in high-performance microprocessors. This unified cache has two ports; one for the instruction bus and the other for the data bus. A separated bit-line memory hierarchy architecture realizes memory hierarchy design with only 10%-20% area overhead. The total cache area can be reduced by more than 20%-30% on the average at capacities of larger than 64 KB with the same hit rate as the conventional cache. The cache latency reaches 4.2 ns at a supply voltage of 1 V. Additionally, the cache is physically addressable even if the cache has a large capacity.
机译:本文介绍了一种片上高速缓存,称为分离的位线统一高速缓存,它可以最大限度地降低高性能微处理器的芯片面积成本。这个统一的缓存有两个端口。一个用于指令总线,另一个用于数据总线。单独的位线内存层次结构可实现仅10%-20%的区域开销的内存层次设计。在大于64 KB的容量下,与传统高速缓存相同的命中率,平均总高速缓存区域可以平均减少20%-30%以上。在1 V的电源电压下,高速缓存的等待时间达到4.2 ns。此外,即使高速缓存具有大容量,它在物理上也是可寻址的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号