首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Instruction-based system-level power evaluation of system-on-a-chip peripheral cores
【24h】

Instruction-based system-level power evaluation of system-on-a-chip peripheral cores

机译:片上系统外围内核基于指令的系统级功耗评估

获取原文
获取原文并翻译 | 示例

摘要

Various core-based power evaluation approaches for microprocessors, caches, memories and buses have been proposed in the past. We propose a new power evaluation technique that is targeted toward peripheral cores. Our approach is the first to combine for peripherals both gate-level-obtained power data with a system-level simulation model written in an object-oriented language. Our approach decomposes peripheral functionality into so-called instructions. The approach can be applied with three increasingly fast methods: system simulation, trace simulation or trace analysis. We show that our models are sufficiently accurate in order to make power-related system-level design decisions but at a computation time that is orders of magnitude faster than a gate-level simulation.
机译:过去已经提出了用于微处理器,高速缓存,存储器和总线的各种基于核的功率评估方法。我们提出了一种针对外围内核的新功率评估技术。我们的方法是第一个将外围设备获得的门级功率数据与用面向对象语言编写的系统级仿真模型相结合的方法。我们的方法将外围功能分解为所谓的指令。该方法可以用三种越来越快的方法来应用:系统仿真,跟踪仿真或跟踪分析。我们证明了我们的模型足够精确,可以做出与功率相关的系统级设计决策,但计算时间比门级仿真快几个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号