首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Efficient hardware controller synthesis for synchronous dataflow graph in system level design
【24h】

Efficient hardware controller synthesis for synchronous dataflow graph in system level design

机译:系统级设计中用于同步数据流图的高效硬件控制器综合

获取原文
获取原文并翻译 | 示例

摘要

This paper concerns automatic hardware synthesis from data flow graph (DFG) specification in system level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, cascaded counter controller, that supports asynchronous interaction with outside modules while efficiently implementing the synchronous dataflow semantics of the graph at the same time. Through comparison with previous works with some examples, the novelty of the proposed technique is demonstrated.
机译:本文涉及在系统级设计中根据数据流图(DFG)规范进行自动硬件综合。在提出的设计方法中,数据流图的每个节点代表一个硬件库模块,其中包含可综合的VHDL代码。我们提出的技术会自动合成一个聪明的控制结构,即级联计数器控制器,该控制器支持与外部模块的异步交互,同时有效地实现了图的同步数据流语义。通过与一些实例的比较,证明了所提出技术的新颖性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号