...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >System-level exploration for Pareto-optimal configurations in parameterized system-on-a-chip
【24h】

System-level exploration for Pareto-optimal configurations in parameterized system-on-a-chip

机译:参数化片上系统中Pareto最优配置的系统级探索

获取原文
获取原文并翻译 | 示例
           

摘要

In this work, we provide a technique for efficiently exploring the power/performance design space of a parameterized system-on-chip (SOC) architecture to find all Pareto-optimal configurations. These Pareto-optimal configurations will represent the range of power and performance tradeoffs that are obtainable by adjusting parameter values for a fixed application that is mapped on the SOC architecture. Our approach extensively prunes the potentially large configuration space by taking advantage of parameter dependencies. We have successfully applied our technique to explore Pareto-optimal configurations of our SOC architecture for a number of applications.
机译:在这项工作中,我们提供了一种技术,可以有效地探索参数化片上系统(SOC)架构的功率/性能设计空间,以找到所有帕累托最优配置。这些帕累托最优配置将代表功率和性能折衷的范围,这些范围可以通过为映射在SOC体系结构上的固定应用程序调整参数值来获得。我们的方法通过利用参数依赖性来广泛修剪可能较大的配置空间。我们已经成功地应用了我们的技术,以探索针对许多应用的SOC架构的帕累托最优配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号