首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Crosstalk noise reduction in synthesized digital logic circuits
【24h】

Crosstalk noise reduction in synthesized digital logic circuits

机译:合成数字逻辑电路中的串扰噪声降低

获取原文
获取原文并翻译 | 示例

摘要

As CMOS technology scales into the deep submicrometer regime, digital noise is becoming a metric of importance comparable to area, timing, and power, for analysis and design of CMOS VLSI systems. Noise has two detrimental effects in digital circuits: First, it can destroy logical information carried by a circuit net. Second, it causes delay uncertainty: Non critical paths might become critical because of noise. As a result, circuit speed becomes limited by noise, primarily because of capacitive coupling between wires. Most design approaches address the crosstalk noise problem at the layout generation stage, or via postlayout corrections. With continued scaling, too many circuit nets require corrections for noise, causing a design convergence problem. This work suggests to consider noise at the gate-level netlist generation stage. The paper presents a simplified analysis of on-chip crosstalk models, and demonstrates the significance of crosstalk between local wires within synthesized circuit blocks. A design flow is proposed for automatically synthesizing CMOS circuits that have improved robustness to noise effects, using standard tools, by limiting the range of gate strengths available in the cell library. The synthesized circuits incur a penalty in area/power, which can be partially recovered in a single postlayout corrective iteration. Results of design experiments indicate that delay uncertainty is the most important noise-related concern in synthesized static CMOS logic. Using a standard synthesis methodology, critical path delay differences up to 18% of the clock cycle time have been observed in functional blocks of microprocessor circuits. By using the proposed design flow, timing uncertainty was reduced to below 3%, with area and power penalties below 20%.
机译:随着CMOS技术扩展到深亚微米范围,对于CMOS VLSI系统的分析和设计,数字噪声已成为与面积,时序和功率相当的重要指标。噪声在数字电路中有两个有害影响:首先,它可以破坏电路网络承载的逻辑信息。其次,它会导致延迟不确定性:非关键路径可能会因为噪声而变得至关重要。结果,主要由于导线之间的电容耦合,电路速度受到噪声的限制。大多数设计方法都在布局生成阶段或通过布局后修正来解决串扰噪声问题。随着持续的缩放,太多的电路网络需要校正噪声,从而导致设计收敛问题。这项工作建议在门级网表生成阶段考虑噪声。本文对片上串扰模型进行了简化分析,并证明了合成电路模块内本地线之间串扰的重要性。提出了一种设计流程,该流程可使用标准工具通过限制单元库中可用栅极强度的范围来自动合成对噪声影响具有增强的鲁棒性的CMOS电路。合成电路会产生面积/功率损失,可以在一次布局后的校正迭代中部分恢复。设计实验结果表明,延迟不确定性是综合静态CMOS逻辑中与噪声相关的最重要问题。使用标准的综合方法,在微处理器电路的功能块中已观察到关键路径延迟差异高达时钟周期时间的18%。通过使用建议的设计流程,时序不确定性降低到3%以下,而面积和功耗损失则低于20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号