...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A clock interconnect extractor for multigigahertz frequencies incorporating inductance effect
【24h】

A clock interconnect extractor for multigigahertz frequencies incorporating inductance effect

机译:具有兆赫兹频率的时钟互连提取器,具有电感效应

获取原文
获取原文并翻译 | 示例

摘要

Due to decreasing device sizes and increasing clock speed, interconnect inductance is becoming an important factor in the on-chip delay analysis of deep submicrometer technologies. This delay has been represented as an RC model in the available electric design automation tools. In this paper, we model the on-chip interconnect as a RLC for systems running at multigigahertz frequencies. A static-extraction analysis method optimized for ASICs is detailed. It considers all the lines within the vicinity of the target signal line as return paths.
机译:由于器件尺寸的减小和时钟速度的提高,互连电感已成为深亚微米技术的片上延迟分析中的重要因素。在可用的电气设计自动化工具中,此延迟已表示为RC模型。在本文中,我们将片上互连建模为以千兆赫兹频率运行的系统的RLC。详细介绍了针对ASIC优化的静态提取分析方法。它将目标信号线附近的所有线视为返回路径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号