...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Memory allocation and mapping in high-level synthesis - an integrated approach
【24h】

Memory allocation and mapping in high-level synthesis - an integrated approach

机译:高级综合中的内存分配和映射-一种集成方法

获取原文
获取原文并翻译 | 示例

摘要

With the increasing design complexity and performance requirement, data arrays in behavioral specification are usually mapped to memories in behavioral synthesis. This paper describes a new algorithm that overcomes two limitations of the previous works on the problem of memory-allocation and array-mapping to memories. Specifically, its key features are a tight link to the scheduling effect, which was totally or partially ignored by the existing memory synthesis systems, and supporting nonuniform access speeds among the ports of memories, which greatly diversify the possible (practical) memory configurations. Experimental data on a set of benchmark filter designs are provided to show the effectiveness of the proposed exploration strategy in finding globally best memory configurations.
机译:随着设计复杂性和性能要求的不断提高,行为规范中的数据阵列通常会映射到行为综合中的内存中。本文介绍了一种新算法,该算法克服了先前关于内存分配和数组映射问题的两个局限性。具体而言,其关键特征是与调度效果的紧密联系,而现有内存综合系统完全或部分忽略了调度效果,并支持内存端口之间的不均匀访问速度,从而极大地丰富了可能的(实际)内存配置。提供了一组基准滤波器设计的实验数据,以显示建议的探索策略在寻找全局最佳存储器配置方面的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号