首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >RTGEN-an algorithm for automatic generation of reservation tables from architectural descriptions
【24h】

RTGEN-an algorithm for automatic generation of reservation tables from architectural descriptions

机译:RTGEN-一种从架构描述自动生成预留表的算法

获取原文
获取原文并翻译 | 示例
           

摘要

Reservation Tables (RTs) have long been used to detect conflicts between operations that simultaneously access the same architectural resource. Traditionally, these RTs have been specified explicitly by the designer. However, the increasing complexity of modern processors makes the manual specification of RTs cumbersome and error prone. Furthermore, manual specification of such conflict information is infeasible for supporting rapid architectural exploration. In this paper, we present an algorithm to automatically generate RTs from a high-level processor description with the goal of avoiding manual specification of RTs, resulting in more concise architectural specifications and also supporting faster turnaround time in design space exploration. We demonstrate the utility of our approach on a set of experiments using the TI C6201 very long instruction word digital signal processor and DLX processor architectures, and a suite of multimedia and scientific applications.
机译:保留表(RT)长期以来一直用于检测同时访问同一体系结构资源的操作之间的冲突。传统上,这些RT由设计人员明确指定。但是,现代处理器的复杂性不断增加,使得RT手册规范繁琐且容易出错。此外,这种冲突信息的手动说明对于支持快速的架构探索是不可行的。在本文中,我们提出了一种从高级处理器描述中自动生成RT的算法,其目的是避免手动指定RT,从而获得更简洁的体系结构规范,并在设计空间探索中支持更快的周转时间。我们在使用TI C6201超长指令字数字信号处理器和DLX处理器架构以及一组多媒体和科学应用的一组实验中证明了我们的方法的实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号