首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >BDD decomposition for delay oriented pass transistor logic synthesis
【24h】

BDD decomposition for delay oriented pass transistor logic synthesis

机译:BDD分解用于面向延迟的传输晶体管逻辑综合

获取原文
获取原文并翻译 | 示例

摘要

We address the problem of synthesizing pass transistor logic (PTL), with the specific objective of delay reduction, through binary decision diagram (BDD) decomposition. The decomposition is performed by mapping the BDD to a network flow graph, and then applying the max-flow min-cut technique to bipartition the BDD optimally under a cost function that measures the delay and area of the decomposed implementations. Experimental results obtained by running our algorithm on the set of ISCAS'85 benchmarks show a 31% improvement in delay and a 30% improvement in area, on an average, as compared to static CMOS implementations for XOR intensive circuits, while in case of arithmetic logic unit and control circuits that are NAND intensive, improvements over static CMOS are small and inconsistent.
机译:我们通过二进制决策图(BDD)分解解决了以减少延迟为特定目标的合成传递晶体管逻辑(PTL)的问题。通过将BDD映射到网络流图,然后应用最大流最小割技术将BDD最佳划分为一个可衡量分解实现的延迟和面积的成本函数,从而执行分解。通过在ISCAS'85基准测试上运行我们的算法而获得的实验结果表明,与XOR密集电路的静态CMOS实现相比,平均延迟提高了31%,面积减小了30% NAND密集型逻辑单元和控制电路对静态CMOS的改进很小且不一致。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号