...
首页> 外文期刊>VLSI Design >High-performance Multiplexer-based Logic Synthesis Using Pass-transistor Logic
【24h】

High-performance Multiplexer-based Logic Synthesis Using Pass-transistor Logic

机译:使用传输晶体管逻辑的基于高性能多路复用器的逻辑综合

获取原文
           

摘要

An automatic logic/circuit synthesizer is developed which takes several Boolean functions as input and generates netlist output with basic composing cells from the pass-transistor cell library containing only two types of cells: 2-to-1 multiplexers and inverters. The synthesis procedure first constructs efficient binary decision diagrams (BDDs) for these Boolean functions considering both multi-function sharing and minimum width. Each node in the BDD trees is realized by using a 2-to-1 multiplexer (MUX) of proper driving capability designed pass-transistor logic. The inverters are then inserted all along the MUX paths in order to improve the speed performance and to alleviate the voltage-drop problem. Several methods are proposed to reduce the critical path delay in the multiplexer-chains for generation of faster circuits. Compared to the recently proposed pass-transistor-based top-down design, our synthesizer has better speed and area performance due to the reduced number of cascaded inverters.
机译:开发了一种自动逻辑/电路合成器,该逻辑器使用几个布尔函数作为输入,并通过仅包含两种类型单元的传输晶体管单元库中的基本组成单元生成网表输出,该单元包括2对1多路复用器和反相器。综合过程首先考虑到多功能共享和最小宽度,为这些布尔函数构建有效的二进制决策图(BDD)。 BDD树中的每个节点都是通过使用具有适当驱动能力的2对1多路复用器(MUX)设计的传输晶体管逻辑来实现的。然后将逆变器沿着MUX路径全部插入,以提高速度性能并缓解电压降问题。提出了几种方法来减少多路复用器链中的关键路径延迟,以生成更快的电路。与最近提出的基于通过晶体管的自顶向下设计相比,由于减少了级联逆变器的数量,我们的合成器具有更好的速度和面积性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号