...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Wave-pipelined multiplexed (WPM) routing for gigascale integration (GSI)
【24h】

Wave-pipelined multiplexed (WPM) routing for gigascale integration (GSI)

机译:用于千兆级集成(GSI)的波导管复用(WPM)路由

获取原文
获取原文并翻译 | 示例
           

摘要

In modern-day VLSI systems, performance and manufacturing costs are being driven by the on-chip wiring needs due to the continuous increase in the number of transistors. This paper proposes a low overhead wave-pipelined multiplexed (WPM) routing technique that harnesses the inherent intraclock period interconnect idleness to implement wire sharing throughout the various hierarchical levels of design. It is illustrated in this paper that the WPM network can be readily incorporated into future gigascale integration (GSI) systems to reduce the number of interconnect routing channels in an attempt to contain escalating manufacturing costs. Both, a system level analysis and circuit level verification of this WPM routing are presented in this paper. A multilevel interconnect network design simulator (MINDS) that uses system level interconnect prediction (SLIP) techniques and HSPICE circuit simulations for optimizing the interconnect dimensions has been used to assess the opportunities for application of WPM wire circuits in high performance digital designs. A custom routing example highlights the ease with which the WPM routing technique can be easily incorporated into the existing VLSI systems. In addition, for a 40 million transistor system case study, this system level analysis reveals that the use of a WPM network could result in an almost 20% decrease in the number of metal layers for less than 4% increase in dynamic power with no loss of communication throughput performance. The key virtues of WPM routing are its flexibility, robustness, implementation simplicity and its low overhead requirements.
机译:在现代VLSI系统中,由于晶体管数量的不断增加,片上布线的需求正在驱动性能和制造成本。本文提出了一种低开销的流水线多路复用(WPM)路由技术,该技术利用固有的时钟内周期互连空闲度来在整个设计的各个层次上实现布线共享。本文说明了WPM网络可以很容易地合并到未来的千兆级集成(GSI)系统中,以减少互连路由通道的数量,从而试图控制不断上升的制造成本。本文同时介绍了该WPM路由的系统级分析和电路级验证。使用系统级互连预测(SLIP)技术和HSPICE电路仿真来优化互连尺寸的多级互连网络设计模拟器(MINDS)已用于评估WPM布线电路在高性能数字设计中的应用机会。一个定制的路由示例强调了WPM路由技术可以轻松地合并到现有VLSI系统中的简便性。此外,对于一个4000万个晶体管系统的案例研究,该系统级分析表明,使用WPM网络可能会导致金属层数量减少近20%,而动态功率增加不到4%,而不会造成损失通信吞吐量性能。 WPM路由的主要优点是其灵活性,健壮性,实现简单性和低开销要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号