首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >GALDS: a complete framework for designing multiclock ASICs and SoCs
【24h】

GALDS: a complete framework for designing multiclock ASICs and SoCs

机译:GALDS:设计多时钟ASIC和SoC的完整框架

获取原文
获取原文并翻译 | 示例
           

摘要

A Globally Asynchronous, Locally Synchronous (GALS) system with dynamic voltage and frequency scaling can use the slowest frequency possible to accomplish a task with minimal power consumption. With the mechanism for implementing dynamic voltage scaling at each synchronous domain left up to the designer, our Globally Asynchronous, Locally Dynamic System (GALDS) provides a top-down, system-level means to maximize power reduction in an integrated circuit and facilitate system-on-a-chip (SoC) design. Our solution includes three distinct components: a novel bidirectional asynchronous FIFO to communicate between independently clocked synchronous blocks , an all-digital dynamic clock generator to quickly and glitchlessly switch between frequencies and a digitally controlled oscillator to generate the global fixed frequency clocks required by the all-digital dynamic clock generator. In addition to being capable of reducing power consumption when combined with dynamic voltage scaling, a GALDS design benefits from numerous other advantages such as simplified clock distribution, high performance operation and faster time-to-market through the modular nature of the architecture.
机译:具有动态电压和频率缩放功能的全局异步,本地同步(GALS)系统可以使用最慢的频率以最小的功耗完成任务。借助设计人员可以在每个同步域实现动态电压缩放的机制,我们的全球异步,本地动态系统(GALDS)提供了一种自上而下的系统级方法,可最大程度地降低集成电路的功耗并促进系统片上(SoC)设计。我们的解决方案包括三个不同的组件:一个新颖的双向异步FIFO,用于在独立计时的同步块之间进行通信;一个全数字动态时钟发生器,用于在频率之间快速无干扰地切换;一个数控振荡器,用于产生所有时钟所需的全局固定频率时钟。 -数字动态时钟发生器。 GALDS设计除了能够在与动态电压缩放相结合时降低功耗外,还受益于众多其他优势,例如,简化的时钟分配,高性能的操作以及通过架构的模块化特性加快了产品上市时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号