首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Parallel interleaver design and VLSI architecture for low-latency MAP turbo decoders
【24h】

Parallel interleaver design and VLSI architecture for low-latency MAP turbo decoders

机译:低延迟MAP Turbo解码器的并行交织器设计和VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

Standard VLSI implementations of turbo decoding require substantial memory and incur a long latency, which cannot be tolerated in some applications. A parallel VLSI architecture for low-latency turbo decoding, comprising multiple single-input single-output (SISO) elements, operating jointly on one turbo-coded block, is presented and compared to sequential architectures. A parallel interleaver is essential to process multiple concurrent SISO outputs. A novel parallel interleaver and an algorithm for its design are presented, achieving the same error correction performance as the standard architecture. Latency is reduced up to 20 times and throughput for large blocks is increased up to six-fold relative to sequential decoders, using the same silicon area, and achieving a very high coding gain. The parallel architecture scales favorably: latency and throughput are improved with increased block size and chip area.
机译:Turbo解码的标准VLSI实现需要大量内存,并且会导致较长的等待时间,这在某些应用中是无法容忍的。提出了一种用于低延迟Turbo解码的并行VLSI架构,该架构包括多个在一个Turbo编码块上共同操作的单输入单输出(SISO)元素,并将其与顺序架构进行了比较。并行交织器对于处理多个并发SISO输出至关重要。提出了一种新颖的并行交织器及其设计算法,实现了与标准体系结构相同的纠错性能。与使用相同硅面积的顺序解码器相比,延迟减少了多达20倍,大块的吞吐量也增加了多达6倍,并实现了很高的编码增益。并行体系结构可轻松扩展:通过增加块大小和芯片面积来改善延迟和吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号