首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 10-Gb/s CMU/CDR chip-set in SiGe BiCMOS commercial technology with multistandard capability
【24h】

A 10-Gb/s CMU/CDR chip-set in SiGe BiCMOS commercial technology with multistandard capability

机译:采用SiGe BiCMOS商业技术的10 Gb / s CMU / CDR芯片组,具有多标准功能

获取原文
获取原文并翻译 | 示例

摘要

A 10-Gb/s CMU/CDR chip-set presenting multistandard compliance with SDH/SONET and 10-GbE specifications has been fabricated in a commercial SiGe BiCMOS technology. The clock multiplier unit (CMU) features dual reference clock frequency, and the phase tracking loop uses a charge pump with low common-mode current to minimize frequency ripple; the output jitter is below 80 mUIpp. The clock and data recovery (CDR) features a 20-mV-sensitivity limiting amplifier, a 2-DFF-based decision circuit to maximize clock phase margin (CPM) and a dual-loop phase-locked loop (PLL) architecture with external reference clock. A novel phase detector topology featuring a transition density factor compensation loop has been exploited to minimize jitter. Power consumption is 480 mW and 780 mW, respectively, for the two ICs, from 3.3-V and 2.5-V power supplies.
机译:已经采用商业化的SiGe BiCMOS技术制造了一种10Gb / s CMU / CDR芯片组,该芯片组符合SDH / SONET和10GbE规范的多标准要求。时钟乘法器单元(CMU)具有双参考时钟频率,并且相位跟踪环路使用具有低共模电流的电荷泵来最小化频率纹波。输出抖动低于80 mUIpp。时钟和数据恢复(CDR)具有20mV灵敏度限制放大器,基于2DFF的决策电路以最大程度地提高时钟相位裕量(CPM)和带有外部基准的双环锁相环(PLL)架构时钟。已经开发出一种具有过渡密度因子补偿环路的新型相位检测器拓扑,以最大程度地减少抖动。这两个IC的功耗分别为3.3V和2.5V,功耗分别为480 mW和780 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号