首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >VLSI implementation of new arithmetic residue to binary decoders
【24h】

VLSI implementation of new arithmetic residue to binary decoders

机译:VLSI对二进制解码器实施新的算术残差

获取原文
获取原文并翻译 | 示例

摘要

This paper introduces two arithmetic decoders that decode the residue number system into its binary equivalent. The first one deals with the moduli set: (2/sup n/,2/sup n/-1,2/sup n/+1,2/sup n/-2/sup (n+1/2)/+1,2/sup n/+2/sup (n+1/2)/+1), while the other deals with the moduli set: (2/sup n+1/,2/sup n/-1,2/sup n/+1,2/sup n/-2/sup (n+1/2)/+1,2/sup n/+2/sup (n+1/2)/+1), where n is odd. Compact forms for the multiplicative inverse of each modulus is introduced, which facilitates the implementation of these arithmetic decoders. The proposed hardware realizations for these decoders are based on using six carry save adders and one carry propagate adder. The hardware and time requirements of these decoders are much better than other similar decoders found in literature. A sub-micron silicon implementation for the decoder has been performed and reported.
机译:本文介绍了两种算术解码器,它们将残数系统解码为等效的二进制数。第一个处理模数集:(2 / sup n /,2 / sup n / -1,2 / sup n / + 1,2 / sup n / -2 / sup(n + 1/2)/ + 1,2 / sup n / + 2 / sup(n + 1/2)/ + 1),而另一个处理模数集:(2 / sup n + 1 /,2 / sup n / -1,2 / sup n / + 1,2 / sup n / -2 / sup(n + 1/2)/ + 1,2 / sup n / + 2 / sup(n + 1/2)/ + 1),其中n很奇怪介绍了用于每个模的乘法逆的紧凑形式,这有助于实现这些算术解码器。这些解码器的建议硬件实现基于使用六个进位保存加法器和一个进位传播加法器。这些解码器的硬件和时间要求比文献中发现的其他类似解码器要好得多。已经执行并报告了用于解码器的亚微米硅实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号