首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >An area-efficient universal cryptography processor for smart cards
【24h】

An area-efficient universal cryptography processor for smart cards

机译:用于智能卡的高效区域通用密码处理器

获取原文
获取原文并翻译 | 示例
           

摘要

Cryptography circuits for smart cards and portable electronic devices provide user authentication and secure data communication. These circuits should, in general, occupy small chip area, consume low power, handle several cryptography algorithms, and provide acceptable performance. This paper presents, for the first time, a hardware implementation of three standard cryptography algorithms on a universal architecture. The microcoded cryptography processor targets smart card applications and implements both private key and public key algorithms and meets the power and performance specifications and is as small as 2.25 mm/sup 2/ in 0.18-/spl mu/m 6LM CMOS. A new algorithm is implemented by changing the contents of the memory blocks that are implemented in ferroelectric RAM (FeRAM). Using FeRAM allows nonvolatile storage of the configuration bits, which are changed only when a new algorithm instantiation is required.
机译:用于智能卡和便携式电子设备的密码电路提供用户身份验证和安全的数据通信。通常,这些电路应占用较小的芯片面积,消耗低功率,处理多种密码算法并提供可接受的性能。本文首次介绍了在通用体系结构上的三种标准密码算法的硬件实现。微码密码处理器针对智能卡应用,可实现私钥和公钥算法,并满足功率和性能规范,在0.18- / spl mu / m 6LM CMOS中小至2.25 mm / sup 2 /。通过更改铁电RAM(FeRAM)中实现的存储块的内容来实现一种新算法。使用FeRAM可以非易失性存储配置位,仅当需要新的算法实例时才更改。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号