首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and Application of Adaptive Delay Sequential Elements
【24h】

Design and Application of Adaptive Delay Sequential Elements

机译:自适应延迟序列元素的设计与应用

获取原文
获取原文并翻译 | 示例

摘要

Lower operating voltages and faster clock frequencies in advanced fabrication processes increase the circuit delay sensitivity to voltage, temperature, and process variations and modeling approximations. Uncorrelated delay variations along data and clock paths cause timing violations. In this paper, we propose a method for correcting timing violations by in-circuit tuning of clock latencies after fabrication. We introduce adaptive delay sequential elements (ADSEs) that use charge storage on pMOS floating gates to tune the clock latencies of timing critical flip-flops. ADSEs facilitate in-circuit optimization of clock latencies under varying operating conditions. ADSE tuned clock latencies are nonvolatile and can be repeatedly adjusted after fabrication using only electrical signals. We present examples of implicit and explicit pulsed ADSEs and their tuning operations. Our experiments with fabricated prototypes show that ADSEs can tune their clock latencies with picosecond resolution over one-half of the clock period. Our experiments also show that ADSE sensitivities to supply voltage, temperature, noise, and transistor mismatch are comparable to nonadaptive sequential elements. We present experimental data that show ADSE tuned delays change only 15% after ten years at 125degC. We propose a method for selective tuning of embedded ADSEs and demonstrate its application in a fabricated prototype. ADSEs can selectively replace timing-critical flip-flops of a circuit with negligible area impact
机译:在高级制造工艺中,较低的工作电压和更快的时钟频率会增加电路延迟对电压,温度,工艺变化和建模近似的敏感性。沿数据和时钟路径的不相关的延迟变化会导致时序冲突。在本文中,我们提出了一种通过在制造后对时钟延迟进行在线调整来纠正时序违规的方法。我们介绍了自适应延迟顺序元件(ADSE),它们使用pMOS浮栅上的电荷存储来调整定时关键触发器的时钟延迟。 ADSE有助于在变化的工作条件下对时钟延迟进行在线优化。 ADSE调谐的时钟延迟是非易失性的,并且可以在制造后仅使用电信号进行反复调整。我们提供了隐式和显式脉冲ADSE及其调整操作的示例。我们对预制原型的实验表明,ADSE可以在半个时钟周期的一半时间内以皮秒分辨率调整其时钟延迟。我们的实验还表明,ADSE对电源电压,温度,噪声和晶体管失配的敏感度可与非自适应顺序元件相媲美。我们提供的实验数据表明,在125℃下十年后,ADSE调整的延迟仅改变了15%。我们提出了一种选择性调整嵌入式ADSE的方法,并演示了其在预制原型中的应用。 ADSE可以选择性地替代电路的时序关键型触发器,而其面积影响可忽略不计

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号