首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Modeling operation and microarchitecture concurrency for communication architectures with application to retargetable simulation
【24h】

Modeling operation and microarchitecture concurrency for communication architectures with application to retargetable simulation

机译:通信体系结构的操作和微体系结构并发建模及其在可重定位仿真中的应用

获取原文
获取原文并翻译 | 示例

摘要

In multiprocessor-based system-on-chips (SOCs), optimizing the communication architecture is often as important as, if not more than, optimizing the computation architecture. While there are mature platforms and techniques for the modeling and evaluation of computation architectures, the same is not true for the communication architectures. A major challenge in modeling the communication architecture is managing the concurrency at multiple levels: at the operation level, multiple communication operations may be active at any time; at the microarchitecture level, several microarchitectural components may be operating in parallel. Further, it is important to be able to clearly specify how the operation-level concurrency maps to the microarchitectural-level concurrency. This paper presents a modeling methodology and a retargetable simulation framework which fill this gap. This framework seeks to facilitate the design space exploration of the communication subsystem through a rigorous modeling approach based on a formal concurrency model, the operation state machine (OSM). Our OSM-based modeling methodology enables the entire system including both the computation and communication architectures to be modeled in a single OSM framework. This allows us to develop a tool set that can synthesize cycle-accurate system simulators for multiprocessing-element SOC prototypes. We show that, by simulation, critical system information such as timing and communication patterns can be obtained and evaluated. Consequently, system-level design choices regarding the communication architecture can be made with high confidence in early stages of design.
机译:在基于多处理器的片上系统(SOC)中,优化通信体系结构通常与优化计算体系结构同样重要。尽管有成熟的平台和技术可用于对计算体系结构进行建模和评估,但对于通信体系结构却并非如此。对通信体系结构进行建模的主要挑战是在多个级别上管理并发性:在操作级别,多个通信操作可能随时处于活动状态;在微体系结构级别,几个微体系结构组件可以并行运行。此外,重要的是能够清楚地指定操作级并发如何映射到微体系结构级并发。本文提出了填补这一空白的建模方法和可重定目标的仿真框架。该框架旨在通过基于正式并发模型,操作状态机(OSM)的严格建模方法,促进通信子系统的设计空间探索。我们基于OSM的建模方法使整个系统(包括计算和通信架构)都可以在单个OSM框架中建模。这使我们能够开发一种工具集,该工具集可以为多处理元素SOC原型综合周期精确的系统模拟器。我们表明,通过仿真,可以获取和评估关键的系统信息,例如时序和通信模式。因此,可以在设计的早期阶段高度自信地做出有关通信体系结构的系统级设计选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号