首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design techniques and test methodology for low-power TCAMs
【24h】

Design techniques and test methodology for low-power TCAMs

机译:低功耗TCAM的设计技术和测试方法

获取原文
获取原文并翻译 | 示例

摘要

Ternary content addressable memories (TCAMs) are gaining importance in high-speed lookup-intensive applications. However, the high cost and power consumption are limiting their popularity and versatility. TCAM testing is also time consuming due to the complex integration of logic and memory. In this paper, we present a comprehensive review of the design techniques for low-power TCAMs. We also propose a novel test methodology for various TCAM components. The proposed test algorithms show significant improvement over the existing algorithms both in test complexity and fault coverage.
机译:三元内容可寻址存储器(TCAM)在高速查找密集型应用中变得越来越重要。然而,高成本和功耗限制了它们的普及和多功能性。由于逻辑和存储器的复杂集成,TCAM测试也很耗时。在本文中,我们对低功耗TCAM的设计技术进行了全面回顾。我们还为各种TCAM组件提出了一种新颖的测试方法。所提出的测试算法在测试复杂度和故障覆盖率上都显示出对现有算法的显着改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号