首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Test Data Compression Using Selective Encoding of Scan Slices
【24h】

Test Data Compression Using Selective Encoding of Scan Slices

机译:使用扫描片的选择性编码进行测试数据压缩

获取原文
获取原文并翻译 | 示例

摘要

We present a selective encoding method that reduces test data volume and test application time for scan testing of intellectual property (IP) cores. This method encodes the slices of test data that are fed to the scan chains in every clock cycle. To drive N scan chains, we use only c tester channels, where c=lceillog2(N+1)rceil+2 . In the best case, we can achieve compression by a factor of N/c using only one tester clock cycle per slice. We derive a sufficient condition on the distribution of care bits that allows us to achieve the best-case compression. We also derive a probabilistic lower bound on the compression for a given care-bit density. Unlike popular compression methods such as embedded deterministic test (EDT), the proposed approach is suitable for IP cores because it does not require structural information for fault simulation, dynamic compaction, or interleaved test generation. The on-chip decoder is small, independent of the circuit under test and the test set, and it can be shared between different circuits. We present compression results for a number of industrial circuits and compare our results to other recent compression methods targeted at IP cores.
机译:我们提出了一种选择性编码方法,可以减少用于知识产权(IP)内核扫描测试的测试数据量和测试应用程序时间。该方法对在每个时钟周期内馈送到扫描链的测试数据切片进行编码。为了驱动N条扫描链,我们仅使用c个测试器通道,其中c = lceillog2(N + 1)rceil + 2。最好的情况是,我们每片只使用一个测试器时钟周期就可以将压缩率压缩到N / c倍。我们在护理位的分布上得出了充分的条件,使我们能够实现最佳情况下的压缩。对于给定的护理位密度,我们还得出了压缩的概率下界。与流行的压缩方法(例如嵌入式确定性测试(EDT))不同,该方法适用于IP内核,因为它不需要用于故障仿真,动态压缩或交错测试生成的结构信息。片上解码器很小,独立于被测电路和测试装置,并且可以在不同电路之间共享。我们提供了许多工业电路的压缩结果,并将我们的结果与其他针对IP内核的最新压缩方法进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号